

#### EN: This Datasheet is presented by the manufacturer.

Please visit our website for pricing and availability at <u>www.hestore.hu</u>.

TEXAS INSTRUMENTS Data sheet acquired from Harris Semiconductor SCHS038

# CMOS 4-Stage Parallel In/Parallel Out Shift Register

with J-K Serial Inputs and True/ Complement Outputs

High-Voltage Types (20-Volt Rating)

Parallel entry into each register stage is permitted when the PARALLEL/SERIAL control is high.

In the parallel or serial mode information is transferred on positive clock transitions.

When the TRUE/COMPLEMENT control is high, the true contents of the register are available at the output terminals. When the TRUE/COMPLEMENT control is low, the outputs are the complements of the data in the register. The TRUE/COMPLEMENT control functions asynchronously with respect to the CLOCK-signal.

 $J\overline{K}$  input logic is provided on the first stage SERIAL input to minimize logic requirements particularly in counting and sequencegeneration applications. With  $J\overline{K}$  inputs connected together, the first stage becomes a D flip-flop. An asynchronous common RESET is also provided.

The CD4035B types are, supplied in 16-lead hermetic dual-in-line ceramic packages (D and F suffixes), 16-lead dual-in-line plastic packages (E suffix), and in chip form (H suffix).

## Features:

- 4-Stage clocked shift operation
- Synchronous parallel entry on all 4 stages
- JK inputs on first stage
- Asynchronous True/Complement control on all outputs
- Static flip-flop operation; Master-slave configuration
- Buffered inputs and outputs
- High speed 12 MHz (typ.) at  $V_{DD}$  = 10 V
- 100% tested for quiescent current at 20 V
  Standardized, symmetrical output
- characteristics
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 138, "Standard Specifications for Description of "B" Series CMOS Devices"

Applications:

- Counters, Registers Arithmetic-unit registers Shift-left – shift right registers Serial-to-parallel/parallel-to-serial conversions
- Sequence generation
- Control circuits
- Code conversion

FIRST STAGE TRUTH TABLE

|                                           | t <sub>n-</sub> |   | tn (OUTPUTS) |                  |                  |  |
|-------------------------------------------|-----------------|---|--------------|------------------|------------------|--|
| CL                                        | J               | ĸ | R            | Q <sub>n-1</sub> | Qn               |  |
| <u>_</u>                                  | 0               | x | 0            | 0                | 0                |  |
|                                           | Т               | x | 0            | 0                | I                |  |
|                                           | x               | 0 | 0            | 1                | 0                |  |
|                                           | I               | 0 | 0            | Q <sub>n-1</sub> | Qn-I MODE        |  |
| $ \  \  \  \  \  \  \  \  \  \  \  \  \ $ | x               | 1 | 0            | 1                | I                |  |
|                                           | x               | x | 0            | Q <sub>n-1</sub> | Q <sub>n-i</sub> |  |
| x                                         | x               | x | 1            | x                | 0                |  |



CD4035B Types



Fig. 1 — Typical output low (sink) current characteristics.



current characteristics.



Fig. 3 — Typical output high (source) current characteristics.

| MAXIMUM RATINGS, Absolute-Maximum Values:                                   |                            |
|-----------------------------------------------------------------------------|----------------------------|
| DC SUPPLY-VOLTAGE RANGE, (VDD)                                              |                            |
| Voltages referenced to VSS Terminal)                                        | 0.5V to +20V               |
| INPUT VOLTAGE RANGE, ALL INPUTS                                             |                            |
| DC INPUT CURRENT, ANY ONE INPUT                                             | ±10mA                      |
| POWER DISSIPATION PER PACKAGE (PD):                                         | <i>.</i>                   |
| For $T_A = -55^{\circ}C$ to $+100^{\circ}C$                                 |                            |
| For T <sub>A</sub> = +100 <sup>0</sup> C to +125 <sup>0</sup> C Derate Line | earity at 12mW/°C to 200mW |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                    | 1                          |
| FOR T <sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package Types)     |                            |
| OPERATING-TEMPERATURE RANGE (TA),                                           | 55°C to +125°C             |
| STORAGE TEMPERATURE RANGE (Tstg)                                            |                            |
| LEAD TEMPERATURE (DURING SOLDERING):                                        |                            |
| At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max  | +265°C                     |





3

COMMERCIAL CMOS HIGH VOLTAGE IC8

**RECOMMENDED OPERATING CONDITIONS at**  $T_A = 25^{\circ}C$ , Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                | V <sub>DD</sub> | LI               | MITS           | UNITS |
|-------------------------------------------------------------------------------|-----------------|------------------|----------------|-------|
|                                                                               | (V)             | MIN.             | MAX.           | 00    |
| Supply-Voltage Range (For T <sub>A</sub> = Full<br>Package-Temperature Range) |                 | 3                | 18             | v     |
| Data Setup Time, t <sub>S</sub> :<br>J/K Lines                                | 5<br>10<br>15   | 220<br>80<br>60  |                | ńs    |
| Parallel-In Lines                                                             | 5<br>10<br>15   | 140<br>50<br>40  | 1 1            | ns    |
| Clock Pulse Width, t <sub>W</sub>                                             | 5<br>10<br>15   | 200<br>90<br>60  | -              | ns    |
| Clock Input Frequency, fCL                                                    | 5<br>10<br>15   | dc               | 2<br>6<br>8    | MHz   |
| Clock Rise or Fall Time, t <sub>r</sub> CL, t <sub>f</sub> CL:                | 5<br>10<br>15   | -                | 15<br>15<br>15 | μs    |
| Reset Pulse Width, t <sub>W</sub>                                             | 5<br>10<br>15   | 250<br>110<br>80 | -              | ns    |



9205-30362

LOAD CAPACITANCE  $(C_L) = pF$ 



## STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-<br>TERISTIC                   | CON                   | DITIO | NS  | LIMITS AT INDICATED TEMPERATURES (°C) |                                                       |            |       |      |       |      |     |
|---------------------------------------|-----------------------|-------|-----|---------------------------------------|-------------------------------------------------------|------------|-------|------|-------|------|-----|
|                                       | V <sub>O</sub><br>(V) | VIN   | VDD | 55                                    | -40                                                   | +85        | +125  |      | +25   |      | S   |
|                                       | (V)                   | (V)   | (V) |                                       |                                                       |            |       | Min. | Тур.  | Max. |     |
| Quiescent                             |                       | 0,5   | 5   | 5                                     | 5                                                     | 150        | 150   | _    | 0.04  | 5    |     |
| Device<br>Current                     | -                     | 0,10  | 10  | 10                                    | 10                                                    | 300        | 300   | _    | 0.04  | 10   | μA  |
| IDD Max.                              | _                     | 0,15  | 15  | 20                                    | 20                                                    | 600        | 600   | -    | 0.04  | 20   |     |
|                                       | _                     | 0,20  | 20  | 100                                   | 100                                                   | 3000       | 3000  | -    | 0.08  | 100  |     |
| Output Low                            | 0.4                   | 0,5   | 5   | 0.64                                  | 0.61                                                  | 0.42       | 0.36  | 0.51 | 1     |      |     |
| (Sink) Current                        | 0.5                   | 0,10  | 10  | 1.6                                   | 1.5                                                   | 1.1        | 0.9   | 1.3  | 2.6   | -    |     |
| IOL Min.                              | 1.5                   | 0,15  | 15  | 4.2                                   | 4                                                     | 2.8        | 2.4   | 3.4  | 6.8   | -    |     |
| Output High                           | 4.6                   | 0,5   | 5   | -0.64                                 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | mA         |       |      |       |      |     |
| (Source)                              | 2.5                   | 0,5   | 5   | -2                                    | 1.8°                                                  | -1.3       | -1.15 | -1.6 | - 3.2 | -    |     |
| Current,                              | 9.5                   | 0,10  | 10  | - 1.6                                 | 1.5                                                   | -1.1       | -0.9  | -1.3 | -2.6  | -    | 1   |
| OH Min.                               | 13.5                  | 0,15  | 15  | -4.2                                  | 4                                                     | -2.8       | - 2.4 | -3.4 | -6.8  | -    | 1   |
| Öutput Voltage:                       | -                     | 0,5   | 5   |                                       | 0                                                     | .05        |       | -    | 0     | 0.05 |     |
| Low Level,                            |                       | 0,10  | 10  |                                       | 0                                                     | <b>—</b> . | 0     | 0.05 | v     |      |     |
| VOL Max.                              |                       | 0,15  | 15  |                                       | 0                                                     | ·          | 0     | 0.05 |       |      |     |
| Output                                |                       | 0,5   | 5   | 4.95                                  |                                                       |            |       |      | 5     |      |     |
| Voltage:<br>High-Level,               |                       | 0,10  | 10  |                                       | 9                                                     | 9.95       | 10    |      |       |      |     |
| VOH Min.                              |                       | 0,15  | 15  | 14.95 14.95 15                        |                                                       |            |       |      |       | -    | 1   |
| Input Low                             | 0.5,4.5               |       | 5   |                                       |                                                       | 1.5        |       |      | -     | 1.5  |     |
| Voltage                               | 1,9                   |       | 10  |                                       |                                                       | 3          |       | -    | -     | 3    |     |
| V <sub>IL</sub> Max.                  | 1.5,13.5              |       | 15  | 4                                     |                                                       |            |       |      | -     | 4    | l v |
| Input High                            | 0.5,4.5               |       | 5   |                                       | :                                                     | 3.5        |       | 3.5  | -     | -    |     |
| Voltage,                              | 1,9                   | -     | 10  | 7 7                                   |                                                       |            |       |      | -     |      |     |
| V <sub>IH</sub> Min.                  | 1.5,13.5              |       | 15  |                                       |                                                       | 11         |       | 11   | · _ · |      |     |
| Input Current<br>I <sub>IN</sub> Max. |                       | 0,18  | 18  | ±0.1                                  | ±0.1                                                  | _ ±1       | ±1    | _    | ±10-5 | ±0.1 | μA  |





Fig. 10 - Dynamic power dissipation test circuit.











Fig. 14 - Shift left/shift right register.

Fig. 12 — Input-voltage test circuit.





Using Couleur's Technique (BIDEC)<sup> $\triangle$ </sup>, a binary number (most significant bit, MSB) first is shifted and processed, such that the BCD equivalent is obtained when the last binary bit is clocked into the register. The CD4035B, with the correct conversion logic, can also be used as a BCD-to-binary converter.

▲ The basic rule is: If a 4 or less is in a decade, shift with the next clock pulse; if a 5 or greater is in a decade, add 3 and then shift at the next clock pulse. For more information refer to "IRE TRANSACTIONS ON ELECTRONIC COMPUTERS", Dec. 1958, Pages 313–316.

Fig. 15 - BIDEC logic.



Fig. 16(a) - Double sequence generator.

## DYNAMIC ELECTRICAL CHARACTERISTICS

At  $T_A = 25^{\circ}C$ , Input  $t_f$ ,  $t_f = 20 \text{ ns}$ ,  $C_L = 50 \text{ pF}$ ,  $R_L = 200 \text{ k}\Omega$ 

|                                                                |     | TEST<br>DITIONS        |                |      |             |       |
|----------------------------------------------------------------|-----|------------------------|----------------|------|-------------|-------|
| CHARACTERISTICS                                                |     | V <sub>DD</sub><br>(V) | Min.           | Тур. | Max.        | UNITS |
| CLOCKED OPERATION                                              |     |                        |                |      |             |       |
| Propagation Delay Time:                                        |     | 5                      | -              | 250  | 500         |       |
|                                                                |     | 10                     | -              | 100  | 200         | ns    |
|                                                                |     | 15                     | -              | 75   | 150         |       |
| Transition Time:                                               |     | 5                      | —              | 100  | 200         |       |
| <sup>t</sup> THL <sup>, t</sup> TLH                            |     | 10                     | -              | 50   | 100         | ns    |
|                                                                |     | 15                     | -              | 40   | 80          |       |
|                                                                |     | 5                      |                | 100  | 200         |       |
| Minimum Clock Pulse Width, t <sub>W</sub>                      |     | 10                     | _              | 45   | 90          | ns    |
|                                                                |     | 15                     | -              | 30   | 60          |       |
| Clock Rise or Fall Time, t <sub>r</sub> CL, t <sub>f</sub> CL* |     | 5,10,<br>15            | -              | -    | 15          | μs    |
|                                                                |     | 5                      | -              | 110  | 220         |       |
| Minimum Setup Time:<br>J/K Lines                               |     | 10                     | -              | 40   | 80          | ns    |
| JAK Elles                                                      |     | 15                     | -              | 30   | 60          | ns    |
|                                                                | 1   | 5                      | _              | 70   | 140         |       |
| Parallel-In-Lines                                              |     | 10                     | _              | 25   | 50          | កទ    |
| Bar 2 4                                                        |     | 15                     |                | 20   | 40          |       |
|                                                                |     |                        | 2              | 4    |             |       |
| Maximum Clock Frequency, f <sub>CL</sub>                       |     | 10                     | 6              | 12   | _ ré        | MHz   |
|                                                                |     | 15                     | 8              | 16   | 1 <b></b> 1 |       |
| Input Capacitance, CIN                                         | Any | Input                  | -              | 5    | 7.5         | рF    |
| RESET OPERATION                                                |     |                        | •              |      |             |       |
| Propagation Delay Time:                                        |     | 5                      | -              | 230  | 460         |       |
| <sup>t</sup> PHL, <sup>t</sup> PLH                             |     | 10                     | -              | 100  | 200         | ns    |
|                                                                |     | 15                     | -              | 80   | 160         |       |
|                                                                |     | 5                      | 1 <u>-</u> 1 - | 125  | 250         |       |
| Minimum Reset Pulse Width, t <sub>W</sub>                      |     | 10                     | _              | 55   | 110         | ns    |
|                                                                |     | 15                     | ·              | 40   | 40          |       |

\* If more than one unit is cascaded t.CL should be made less than or equal to the sum of the transition time and the fixed propagation delay of the output of the driving stage for the estimated capacitive load.

2

|     | 01 | 02 | 03 | 04   | I  | 01       | Q2       | 03      | 04         |
|-----|----|----|----|------|----|----------|----------|---------|------------|
|     | Ä  | 8  | C  | D    |    | <b>A</b> | B        | Ċ.      | D          |
| 0   | 0  | 0  | 0  | 0.   | 15 | 1        | <b>1</b> | . 212 . | 1          |
| 1   | 1  | 0  | 0  | 0.11 | 14 | Ö        | 1        | 10      | 1 <b>1</b> |
| 2   | 0  | 1  | 0  | 0    | 13 | 1        | 0        | 1       | 1          |
| 5   | 1  | 0  | 1  | 0    | 10 | 0        | 1        | Ó 0     | 1          |
| 10  | 0  | 1  | 0  | 1.   | 5  | 1        | 0        | 1       | 0          |
| - 4 | 0  | 0  | 1  | 0    | 11 | 1        | 1        | 0       | 1          |
| 9   | 1  | 0  | 0  | 1    | 6  | 0        | 1        | 1       | 0          |
| 3   | 1  | 1  | 0  | 0    | 12 | 0        | 0        | 1       | 1          |
| 6   | 0  | 1  | 1  | 0    | 9  | 1        | 0        | 0       | 1          |
| 13  | 1  | 0  | 1  | 1    | 2  | 0        | 1        | 0       | 0          |
| 11  | 1  | 1  | 0  | 1    | 4  | 0        | 0        | 1       | 0          |
| 7   | 1  | 1  | 1  | 0    | 8  | 0        | 0        | 0       | 1          |
| 14  | 0  | 1  | 1  | 1    | 1  | 1        | 0        | 0       | 0          |
| 12  | 0  | 0  | 1  | 1    | 3  | 1        | 1        | 0       | 0          |
| 8   | 0  | 0  | 0  | 1    | 7  | 1        | 1        | 1       | 0          |

For example, suppose the following two sequences are desired on command (control line E)

Fig. 16(b) - State sequences.



Fig. 17 - Binary-to-BCD converter.



**Top View** 



Dimensions and pad layout for CD4035BH.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils ( $10^{-3}$  inch).

## **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated