

EN: This Datasheet is presented by the manufacturer.

Please visit our website for pricing and availability at www.hestore.hu.

- Contains Eight Flip-Flops With Single-Rail Outputs
- Buffered Clock and Direct Clear Inputs
- Individual Data Input to Each Flip-Flop
- Applications Include:

Buffer/Storage Registers Shift Registers Pattern Generators

#### description

These monolithic, positive-edge-triggered flipflops utilize TTL circuitry to implement D-type flip-flop logic with a direct clear input.

Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect ar the output.

These flip-flops are guaranteed to respond to clock frequencies ranging form 0 to 30 megahertz while maximum clock frequency is typically 40 megahertz. Typical power dissipation is 39 milliwatts per flip-flop for the '273 and 10 milliwatts for the 'LS273.

FUNCTION TABLE (each flip-flop)

| ı     | INPUTS     |   |                |  |  |  |  |
|-------|------------|---|----------------|--|--|--|--|
| CLEAR | CLOCK      | D | Q              |  |  |  |  |
| L     | Х          | Χ | L              |  |  |  |  |
| н     | $\uparrow$ | Н | Н              |  |  |  |  |
| н     | $\uparrow$ | L | L              |  |  |  |  |
| Н     | L          | Χ | Q <sub>0</sub> |  |  |  |  |

SN54273, SN74LS273 . . . J OR W PACKAGE SN74273 . . . N PACKAGE SN74LS273 . . . DW OR N PACKAGE (TOP VIEW)



SN54LS273 . . . FK PACKAGE (TOP VIEW)



## logic symbol†



<sup>†</sup>This symbol is in accordance with ANSI/IEEE Std. 91-1984 and IEC Publication 617-12.

Pin numbers shown are for the DW, J, N, and W packages.



## schematics of inputs and outputs

EQUIVALENT OF EACH INPUT  $V_{CC}$   $R_{eq}$  INPUT  $Clear: R_{eq} = 3 \text{ } k\Omega \text{ NOM } Clock: R_{eq} = 6 \text{ } k\Omega \text{ NOM } All \text{ other inputs: } R_{eq} = 8 \text{ } k\Omega \text{ NOM }$ 



EQUIVALENT OF EACH INPUT

VCC

20 kΩ
NOM

INPUT



## logic diagram (positive logic)





### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)                   | 7 V            |
|----------------------------------------------------------------|----------------|
| Input voltage                                                  | 5.5 V          |
| Operating free-air temperature range, T <sub>A</sub> : SN54273 | -55°C to 125°C |
| SN74273                                                        | 0°C to 70°C    |
| Storage temperature range                                      | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.

### recommended operating conditions

|                                               |                      | (    | SN54273 |      |      | SN74273 |      |      |
|-----------------------------------------------|----------------------|------|---------|------|------|---------|------|------|
|                                               |                      | MIN  | NOM     | MAX  | MIN  | NOM     | MAX  | UNIT |
| Supply voltage, V <sub>CC</sub>               |                      | 4.5  | 5       | 5.5  | 4.75 | 5       | 5.25 | V    |
| High-level output current, IOH                |                      |      |         | -800 |      |         | -800 | μΑ   |
| Low-level output current, IOL                 |                      |      |         | 16   |      |         | 16   | mA   |
| Clock frequency, f <sub>clock</sub>           |                      | 0    |         | 30   | 0    |         | 30   | MHz  |
| Width of clock or clear pulse, t <sub>W</sub> |                      | 16.5 |         |      | 16.5 |         |      | ns   |
| Saturations t                                 | Data input           | 20↑  |         |      | 20↑  |         |      | 20   |
| Setup time, t <sub>SU</sub>                   | Clear inactive state | 25↑  |         |      | 25↑  |         |      | ns   |
| Data hold time, th                            |                      | 5↑   |         |      | 5↑   |         |      | ns   |
| Operating free-air temperature, TA            |                      | -55  |         | 125  | 0    |         | 70   | °C   |

<sup>↑</sup>The arrow indicates that the rising edge of the clock pulse is used for reference.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                              |            | TEST C                                             | ONDITIONS <sup>†</sup>                              | MIN | TYP‡ | MAX  | UNIT |
|-----------------|----------------------------------------|------------|----------------------------------------------------|-----------------------------------------------------|-----|------|------|------|
| VIH             | High-level input voltage               |            |                                                    |                                                     | 2   |      |      | V    |
| V <sub>IL</sub> | Low-level input voltage                |            |                                                    |                                                     |     |      | 0.8  | V    |
| ٧ıK             | Input clamp voltage                    |            | V <sub>CC</sub> = MIN,                             | $I_{I} = -12 \text{ mA}$                            |     |      | -1.5 | V    |
| Vон             | High-level output voltage              |            | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = -800 μA | 2.4 | 3.4  |      | V    |
| V <sub>OL</sub> | Low-level output voltage               |            | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = 0.8 V, | V <sub>IH</sub> = 2 V,<br>I <sub>OH</sub> = 16 mA   |     |      | 0.4  | V    |
| Ιį              | Input current at maximum input voltage |            | V <sub>CC</sub> = MAX,                             | V <sub>I</sub> = 5.5 V                              |     |      | 1    | mA   |
| l               | High-level input current               | Clear      | VMAY                                               | V <sub>I</sub> = 2.4 V                              |     |      | 80   |      |
| liH             | nigh-level input current               | Clock or D | $V_{CC} = MAX,$                                    | V   = 2.4 V                                         |     |      | 40   | μΑ   |
| 1               | Low-level input current                | Clear      | VCC = MAX,                                         | V <sub>I</sub> = 0.4 V                              |     |      | -3.2 | mA   |
| ٦L              | Low-level input current                | Clock or D | $VCC = WAX, \qquad VI = 0.4 \text{ V}$             |                                                     |     |      | -1.6 | ""   |
| los             | Short-circuit output current§          |            | $V_{CC} = MAX$                                     |                                                     | -18 |      | -57  | mA   |
| Icc             | Supply current                         |            | V <sub>CC</sub> = MAX,                             | See Note 2                                          |     | 62   | 94   | mA   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 2: With all outputs open and 4.5 V applied to all data and clear inputs, I<sub>CC</sub> is measured after a momentary ground, then 4.5 V, is applied to clock.



 $<sup>^\</sup>ddagger$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C.

<sup>§</sup> Not more than one output should be shorted at a time.

# SN54273, SN54LS273, SN74273, SN74LS273 OCTAL D-TYPE FLIP-FLOP WITH CLEAR

SDLS090 - OCTOBER 1976 - REVISED MARCH 1988

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

|                  | PARAMETER                                                   | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| f <sub>max</sub> | Maximum clock frequency                                     |                                               | 30  | 40  |     | MHz  |
| tPHL             | Propagation delay time, high-to-low-level output from clear | C <sub>L</sub> = 15 pF,                       |     | 18  | 27  | ns   |
| tPLH             | Propagation delay time, low-to-high-level output from clock | R <sub>L</sub> = 400 $\Omega$ ,<br>See Note 3 |     | 17  | 27  | ns   |
| tPHL             | Propagation delay time, high-to-low-level output from clock |                                               |     | 18  | 27  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1)                     | 7 V              |
|------------------------------------------------------------------|------------------|
| Input voltage                                                    | 7 V              |
| Operating free-air temperature range, T <sub>A</sub> : SN54LS273 | . −55°C to 125°C |
| SN74LS273                                                        | 0°C to 70°C      |
| Storage temperature range                                        | . −65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.

### recommended operating conditions

|                                               |                      | SI  | N54LS27 | '3   | SN74LS273 |     |      | UNIT |
|-----------------------------------------------|----------------------|-----|---------|------|-----------|-----|------|------|
|                                               |                      | MIN | NOM     | MAX  | MIN       | NOM | MAX  | UNIT |
| Supply voltage, V <sub>CC</sub>               |                      | 4.5 | 5       | 5.5  | 4.75      | 5   | 5.25 | V    |
| High-level output current, IOH                |                      |     |         | -400 |           |     | -400 | μΑ   |
| Low-level output current, I <sub>OL</sub>     |                      |     |         | 4    |           |     | 8    | mA   |
| Clock frequency, f <sub>clock</sub>           |                      | 0   |         | 30   | 0         |     | 30   | MHz  |
| Width of clock or clear pulse, t <sub>W</sub> |                      | 20  |         |      | 20        |     |      | ns   |
| Sotup time t                                  | Data input           | 20↑ |         |      | 20↑       |     |      | no   |
| Setup time, t <sub>SU</sub>                   | Clear inactive state | 25↑ |         |      | 25↑       |     |      | ns   |
| Data hold time, th                            |                      | 5↑  |         |      | 5↑        |     |      | ns   |
| Operating free-air temperature, TA            | _                    | -55 | •       | 125  | 0         | •   | 70   | °C   |

The arrow indicates that the rising edge of the clock pulse is used for reference.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                              | TEST CONDITIONST                                                 |                                    | SN54LS273               |     |      | SN74LS273 |     |      | UNIT |      |  |
|-----------------|----------------------------------------|------------------------------------------------------------------|------------------------------------|-------------------------|-----|------|-----------|-----|------|------|------|--|
|                 | PARAMETER                              | TEST CONDITIONS                                                  |                                    |                         | MIN | TYP‡ | MAX       | MIN | TYP‡ | MAX  | UNIT |  |
| VIH             | High-level input voltage               |                                                                  |                                    |                         | 2   |      |           | 2   |      |      | V    |  |
| VIL             | Low-level input voltage                |                                                                  |                                    |                         |     |      | 0.7       |     |      | 8.0  | V    |  |
| ٧ıK             | Input clamp voltage                    | $V_{CC} = MIN,$                                                  | $I_{I} = -18 \text{ mA}$           |                         |     |      | -1.5      |     |      | -1.5 | V    |  |
| Vон             | High-level output voltage              | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | $V_{IH} = 2 V,$<br>$I_{OH} = -400$ | μΑ                      | 2.5 | 3.4  |           | 2.7 | 3.4  |      | V    |  |
| V/01            | Low-level output voltage               | V <sub>CC</sub> = MIN,                                           | V <sub>IH</sub> = 2 V,             | $I_{OL} = 4 \text{ mA}$ |     | 0.25 | 0.4       |     | 0.25 | 0.4  | V    |  |
| VOL             | Low-level output voltage               | V <sub>IL</sub> = V <sub>IL</sub> max,                           |                                    | $I_{OL} = 8 \text{ mA}$ |     |      |           |     | 0.35 | 0.5  | ٧    |  |
| lį              | Input current at maximum input voltage | V <sub>CC</sub> = MAX,                                           | V <sub>I</sub> = 7 V               |                         |     |      | 0.1       |     |      | 0.1  | mA   |  |
| lн              | High-level input current               | $V_{CC} = MAX$ ,                                                 | V <sub>I</sub> = 2.7 V             |                         |     |      | 20        |     |      | 20   | μΑ   |  |
| I <sub>IL</sub> | Low-level input current                | $V_{CC} = MAX$ ,                                                 | V <sub>I</sub> = 0.4 V             |                         |     |      | -0.4      |     |      | -0.4 | mA   |  |
| los             | Short-circuit output current§          | V <sub>CC</sub> = MAX                                            |                                    |                         | -20 |      | -100      | -20 |      | -100 | mA   |  |
| ICC             | Supply current                         | $V_{CC} = MAX$ ,                                                 | See Note 2                         |                         |     | 17   | 27        |     | 17   | 27   | mA   |  |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 2: With all outputs open and 4.5 V applied to all data and clear inputs, I<sub>CC</sub> is measured after a momentary ground, then 4.5 V, is applied to clock.

# switching characteristics, $V_{CC}$ = 5 V, $T_A$ = 25°C

|                  | PARAMETER                                                   | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|------------------|-------------------------------------------------------------|---------------------------------------------------|-----|-----|-----|------|
| fmax             | Maximum clock frequency                                     | _                                                 | 30  | 40  |     | MHz  |
| tPHL             | Propagation delay time, high-to-low-level output from clear | $C_L = 15 \text{ pF},$ $R_1 = 2 \text{ k}\Omega,$ |     | 18  | 27  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low-to-high-level output from clock | See Note 3                                        |     | 17  | 27  | ns   |
| tPHL             | Propagation delay time, high-to-low-level output from clock |                                                   |     | 18  | 27  | ns   |

NOTE 3: Load circuits and voltage waveforms are shown in Section 1.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

<sup>§</sup> Not more than one output should be shorted at a time and duration of short circuit should not exceed one second.

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated