

#### EN: This Datasheet is presented by the manufacturer.

Please visit our website for pricing and availability at <u>www.hestore.hu</u>.

# INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC06 December 1990



#### FEATURES

- Non-inverting output
- Separate enable for each output
- Common select inputs
- See '253" for 3-state version
- Permits multiplexing from n lines to 1 line
- Enable line provided for cascading (n lines to 1 line)
- Output capability: standard
- I<sub>CC</sub> category: MSI

#### GENERAL DESCRIPTION

The 74HC/HCT153 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

#### QUICK REFERENCE DATA

GND = 0 V;  $T_{amb}$  = 25 °C;  $t_r$  =  $t_f$  = 6 ns

The 74HC/HCT153 have two identical 4-input multiplexers which select two bits of data from up to four sources selected by common data select inputs  $(S_0, S_1)$ . The two 4-input multiplexer circuits have individual active LOW output enable inputs  $(1\overline{E}, 2\overline{E})$  which can be used to strobe the outputs independently. The outputs (1Y, 2Y) are forced LOW when the corresponding output enable inputs are HIGH.

The "153" is the logic implementation of a 2-pole, 4-position switch, where the position of the switch is determined by the logic levels applied to  $S_0$  and  $S_1$ .

### 74HC/HCT153

The logic equations for the outputs are:

$$1Y = 1\overline{E}.(1I_0.\overline{S}_1.\overline{S}_0+1I_1.\overline{S}_1.S_0+ +1I_2.S_1.\overline{S}_0+1I_3.S_1.S_0)$$
  
$$2Y = 2\overline{E}.(2I_0.\overline{S}_1.\overline{S}_0+2I_1.\overline{S}_1.S_0+ +2I_2.S_1.\overline{S}_0+2I_3.S_1.S_0)$$

The "153" can be used to move data to a common output bus from a group of registers. The state of the select inputs would determine the particular register from which the data came. An alternative application is a function generator. The device can generate two functions or three variables. This is useful for implementing highly irregular random logic.

The "153" is similar to the "253" but has standard outputs.

| SYMBOL                              | PARAMETER                                     | CONDITIONS                                    | ТҮР |     |      |
|-------------------------------------|-----------------------------------------------|-----------------------------------------------|-----|-----|------|
|                                     | PARAMETER                                     | CONDITIONS                                    | НС  | нст | UNIT |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay                             | $C_{L} = 15 \text{ pF}; V_{CC} = 5 \text{ V}$ |     |     |      |
|                                     | 1I <sub>n</sub> , 2I <sub>n</sub> to nY       |                                               | 14  | 16  | ns   |
|                                     | S <sub>n</sub> to nY                          |                                               | 15  | 17  | ns   |
|                                     | nĒ to nY                                      |                                               | 10  | 11  | ns   |
| CI                                  | input capacitance                             |                                               | 3.5 | 3.5 | pF   |
| C <sub>PD</sub>                     | power dissipation capacitance per multiplexer | notes 1 and 2                                 | 30  | 30  | pF   |

#### Notes

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz

 $f_o = output frequency in MHz$ 

C<sub>L</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

 $\Sigma (C_L \times V_{CC}^2 \times f_o) = \text{sum of outputs}$ 

2. For HC the condition is  $V_1 = GND$  to  $V_{CC}$ For HCT the condition is  $V_1 = GND$  to  $V_{CC} - 1.5$  V

#### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

#### Product specification

## 74HC/HCT153

#### **PIN DESCRIPTION**

| PIN NO.        | SYMBOL                          | NAME AND FUNCTION                 |  |
|----------------|---------------------------------|-----------------------------------|--|
| 1, 15          | 1Ē, 2Ē                          | output enable inputs (active LOW) |  |
| 14, 2          | S <sub>0</sub> , S <sub>1</sub> | common data select inputs         |  |
| 6, 5, 4, 3     | $1I_0$ to $1I_3$                | data inputs from source 1         |  |
| 7              | 1Y                              | multiplexer output from source 1  |  |
| 8              | GND                             | ground (0 V)                      |  |
| 9              | 2Y                              | multiplexer output from source 2  |  |
| 10, 11, 12, 13 | $2I_0$ to $2I_3$                | data inputs from source 2         |  |
| 16             | V <sub>CC</sub>                 | positive supply voltage           |  |





#### Product specification

## 74HC/HCT153

| SELECT<br>INPUTS |                |                 | DATA I                                                          | NPUTS | OUTPUT<br>ENABLE | OUTPUT |     |
|------------------|----------------|-----------------|-----------------------------------------------------------------|-------|------------------|--------|-----|
| S <sub>0</sub>   | S <sub>1</sub> | nl <sub>0</sub> | nl <sub>0</sub> nl <sub>1</sub> nl <sub>2</sub> nl <sub>3</sub> |       | nĒ               | nY     |     |
| Х                | Х              | Х               | Х                                                               | Х     | Х                | Н      | L   |
| L                | L              | L               | X                                                               | Х     | Х                | L      | L   |
| L                | L              | н               | X                                                               | X     | Х                | L      | Н   |
| Н                | L              | X               | L                                                               | X     | Х                | L      | L   |
| н                | L              | X               | Н                                                               | Х     | Х                | L      | н   |
| L                | н              | Х               | X                                                               | L     | Х                | L      | L   |
| L                | н              | X               | X                                                               | Н     | Х                | L      | H   |
| н                | н              | X               | X                                                               | X     | L                | L      | L L |
| Н                | н              | X               | X                                                               | Х     | Н                | L      | Н   |

#### Note

1. H = HIGH voltage level

L = LOW voltage level

X = don't care



# 74HC/HCT153

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard  $I_{CC}$  category: MSI

#### AC CHARACTERISTICS FOR 74HC

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                                                            | T <sub>amb</sub> (°C) |                |                 |                 |                 |            |                 |                        | TEST CONDITIONS   |              |
|-------------------------------------|----------------------------------------------------------------------|-----------------------|----------------|-----------------|-----------------|-----------------|------------|-----------------|------------------------|-------------------|--------------|
|                                     |                                                                      | 74HC                  |                |                 |                 |                 |            |                 |                        |                   |              |
|                                     |                                                                      | +25                   |                |                 | -40 to+85 -40 t |                 | -40 to+125 |                 | V <sub>CC</sub><br>(V) | WAVEFORMS         |              |
|                                     |                                                                      | min.                  | typ.           | max.            | min.            | max.            | min.       | max.            |                        |                   |              |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>1I <sub>n</sub> to nY;<br>2I <sub>n</sub> to nY |                       | 47<br>17<br>14 | 145<br>29<br>25 |                 | 180<br>36<br>31 |            | 220<br>44<br>38 | ns                     | 2.0<br>4.5<br>6.0 | Fig.6        |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>S <sub>n</sub> to nY                            |                       | 50<br>18<br>14 | 150<br>30<br>26 |                 | 190<br>38<br>33 |            | 225<br>45<br>38 | ns                     | 2.0<br>4.5<br>6.0 | Fig.7        |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nĒ to nY                                        |                       | 33<br>12<br>10 | 100<br>20<br>17 |                 | 125<br>25<br>21 |            | 150<br>30<br>26 | ns                     | 2.0<br>4.5<br>6.0 | Fig.7        |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                               |                       | 19<br>7<br>6   | 75<br>15<br>13  |                 | 95<br>19<br>16  |            | 110<br>22<br>19 | ns                     | 2.0<br>4.5<br>6.0 | Figs 6 and 7 |

## 74HC/HCT153

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard  $I_{CC}$  category: MSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT                   | UNIT LOAD COEFFICIENT |
|-------------------------|-----------------------|
| 1I <u>n</u> , 2In<br>nE | 0.45                  |
| nĒ                      | 0.60                  |
| S <sub>n</sub>          | 1.35                  |

#### AC CHARACTERISTICS FOR 74HCT

GND = 0 V;  $t_r = t_f = 6 ns$ ;  $C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                                                            | T <sub>amb</sub> (°C) |      |      |                  |      |       |      |                        | TEST CONDITIONS |              |
|-------------------------------------|----------------------------------------------------------------------|-----------------------|------|------|------------------|------|-------|------|------------------------|-----------------|--------------|
|                                     |                                                                      | 74HCT                 |      |      |                  |      |       |      |                        |                 | WAVEFORMS    |
|                                     |                                                                      | +25                   |      |      | -40 to+85 -40 to |      | o+125 | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS       |              |
|                                     |                                                                      | min.                  | typ. | max. | min.             | max. | min.  | max. |                        |                 |              |
| t <sub>PHL</sub>                    | propagation delay<br>1I <sub>n</sub> to nY;<br>2I <sub>n</sub> to nY |                       | 19   | 34   |                  | 43   |       | 51   | ns                     | 4.5             | Fig.6        |
| t <sub>PLH</sub>                    | propagation delay<br>1I <sub>n</sub> to nY;<br>2I <sub>n</sub> to nY |                       | 13   | 24   |                  | 30   |       | 36   | ns                     | 4.5             | Fig.6        |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>S <sub>n</sub> to nY                            |                       | 20   | 34   |                  | 43   |       | 51   | ns                     | 4.5             | Fig.7        |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nĒ to nY                                        |                       | 14   | 27   |                  | 34   |       | 41   | ns                     | 4.5             | Fig.7        |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                                               |                       | 7    | 15   |                  | 19   |       | 22   | ns                     | 4.5             | Figs 6 and 7 |

# 74HC/HCT153

#### AC WAVEFORMS





#### PACKAGE OUTLINES

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".