

EN: This Datasheet is presented by the manufacturer.

Please visit our website for pricing and availability at www.hestore.hu.



## 2ED24427N01F

### 10 A dual-channel low-side gate driver IC

#### **Features**

- 10 A sink and 10 A source driver capability
- 11.5 V under voltage lockout
- 24 V maximum supply voltage
- Enable function
- CMOS Schmitt-triggered inputs
- Output in phase with input
- 3.3 V, 5 V and 15 V input logic compatible
- 2 kV ESD HBM
- RoHS compliant

## **Potential applications**

Driving high current IGBTs, enhancement mode N-Channel MOSFETs directly or through a gate drive transformer in various power electronic applications in single or parallel combinations

Typical Infineon recommendations are as below:

- Electric vehicle (EV) charging stations and battery management systems
- DC-DC converters
- Industrial Drives
- Industrial SMPS
- Motor control
- Industrial applications
- General purpose low-side gate driver

### **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC JESD47/22 and J-STD-020.

## **Ordering information**

| Base part number | Packago typo | Standard pack |          | Orderable part number |
|------------------|--------------|---------------|----------|-----------------------|
| base part number | Package type | Form          | Quantity | Orderable part number |
| 2ED24427N01F     | PG-DSO-8-900 | Tape and Reel | 2500     | 2ED24427N01FXUMA1     |

### **Product summary**

 $V_{CC}$  = 12.5 V to 24 V  $I_{o-pk}/I_{o-pk}(typ.)$  =+ 10 A/ - 10 A  $t_{ON}/t_{OFF}$  (max.) = 40 ns/55 ns

#### **Package**



Power Pad DSO-8



## **Description**

The 2ED24427N01F is a low-voltage, power MOSFET and IGBT non-inverting gate driver. Proprietary latch immune CMOS technologies enable ruggedized monolithic construction. The logic input is compatible with standard CMOS or LSTTL output. The output driver features a current buffer stage. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. Propagation delays between two channels are matched. Internal circuitry on VCC pin provides an under voltage lockout protection that holds output low until Vcc supply voltage is within operating range.



Figure 1 Typical application block diagram



# 1 Table of contents

| Proc | duct summary                                           | 1  |
|------|--------------------------------------------------------|----|
| Desc | cription                                               | 2  |
| 1    | Table of contents                                      | 3  |
| 2    | Block diagram                                          | 4  |
| 3    | Pin configuration, functionality and logic truth-table |    |
| 3.1  | Pin configuration                                      |    |
| 3.2  | Pin functionality                                      |    |
| 3.3  | Input/output logic truth table                         |    |
| 4    | Electrical parameters                                  | 6  |
| 4.1  | Absolute maximum ratings                               | 6  |
| 4.2  | Recommended operating conditions                       | 6  |
| 4.3  | Static electrical characteristics                      | 7  |
| 4.4  | Dynamic electrical characteristics                     | 7  |
| 5    | Application information and additional details         | 8  |
| 5.1  | Gate driver                                            |    |
| 5.2  | Bridge tied gate transformer driver (BT-GTD)           | 8  |
| 5.3  | Driving circuitry design: thermal considerations       | 11 |
| 5.4  | Bias and transient conditions                          |    |
| 5.5  | System functionality with improved thermal behavior    | 12 |
| 5.6  | Square input pulse distortion                          |    |
| 5.7  | Bypass capacitor                                       |    |
| 5.8  | Additional Details                                     | 13 |
| 6    | Qualification information                              | 15 |
| 7    | Package details                                        | 16 |
| 7.1  | Tape and reel details: PG-DSO8-900                     | 17 |
| 7.2  | Part marking information                               | 17 |
| 8    | Related products                                       | 18 |
| 9    | Additional documentation and resources                 | 19 |
| 9.1  | Infineon online forum resources                        | 19 |
| 10   | Revision history                                       | 20 |



# 2 Block diagram



Figure 2 Block diagrams



# 3 Pin configuration, functionality and logic truth-table

## 3.1 Pin configuration



Figure 3 2ED24427N01Fpin assignments (top view)

## 3.2 Pin functionality

Table 1

| Pin no. | Symbol | Description                                         |
|---------|--------|-----------------------------------------------------|
| 1       | EN     | Enable pin                                          |
| 2       | INA    | Logic input for gate driver output (OUTA), in phase |
| 3       | СОМ    | Ground                                              |
| 4       | INB    | Logic input for gate driver output (OUTB), in phase |
| 5       | OUTB   | Gate drive output B                                 |
| 6       | VCC    | Supply voltage                                      |
| 7       | OUTA   | Gate drive output A                                 |
| 8       | NC     | No connection                                       |

## 3.3 Input/output logic truth table

Table 2 Input/output logic truth table

| EN | INA | INB | OUTA | OUTB |
|----|-----|-----|------|------|
| L  | Х   |     | L    | L    |
| L  | Х   |     | L    | L    |
| Н  | L   | L   | L    | L    |
| Н  | Н   | Н   | Н    | Н    |

This table is held true in the voltages ranges defined in the recommended conditions section.



## 4 Electrical parameters

### 4.1 Absolute maximum ratings

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM lead. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; and functional operation of the device at these or any other condition beyond those indicated in the —Recommended Operating Conditions|| is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. Ambient temperature (T<sub>A</sub>) is 25°C, unless otherwise specified.

Table 3 Absolute maximum ratings

| Symbol            | Definition                               | Min   | Max | Units |
|-------------------|------------------------------------------|-------|-----|-------|
| V <sub>CC</sub>   | Fixed supply voltage                     | - 0.3 | 24  |       |
| Vo                | Output voltage                           | - 0.3 | 24  | V     |
| V <sub>IN</sub>   | Logic input voltage                      | - 0.3 | 5.5 | \ \ \ |
| $V_{EN}$          | Logic enable voltage                     | - 0.3 | 5.5 |       |
| Rth <sub>JC</sub> | Thermal resistance, junction to case     | _     | 4   | °C/W  |
| TJ                | Junction temperature                     | _     | 150 |       |
| Ts                | Storage temperature                      | - 55  | 150 | °C    |
| TL                | Lead temperature (soldering, 10 seconds) | _     | 300 |       |

### 4.2 Recommended operating conditions

For proper operation, the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to COM.

Table 4 Recommended operating conditions

| Symbol          | Definition                                          | Min  | Max             | Units |
|-----------------|-----------------------------------------------------|------|-----------------|-------|
| $V_{cc}$        | Fixed supply voltage                                | 5    | 20              |       |
| Vo              | Output voltage                                      | 0    | V <sub>cc</sub> |       |
| V <sub>IN</sub> | Logic input voltage                                 | 0    | 5               | \ \   |
| $V_{EN}$        | Logic enable voltage                                | 0    | 5               |       |
| T <sub>A</sub>  | Ambient temperature                                 | - 40 | 125             | °C    |
| $R_{G}$         | External gate resistance                            | 2.5  |                 | Ω     |
| $C_{BP}$        | VCC to COM bypass capacitance – X7R dielectric type | 1    |                 | μF    |



### 4.3 Static electrical characteristics

Unless otherwise specified, these specifications apply for an operating junction temperature range of Ta =  $25^{\circ}$ C and power supply  $V_{cc}$ =15 V. The  $V_{IN}$  and  $I_{IN}$  parameters are referenced to COM and are applicable to input leads: INA and INB. The  $V_{O}$  and  $I_{O}$  parameters are referenced to COM and are applicable to the output leads: OUTA and OUTB.

**Table 5** Static electrical characteristics

| Symbol              | Definition                                                    | Min  | Тур  | Max  | Units | <b>Test Conditions</b>                          |
|---------------------|---------------------------------------------------------------|------|------|------|-------|-------------------------------------------------|
| V <sub>IL</sub>     | Logic "0" input voltage                                       | _    | -    | 0.8  | V     |                                                 |
| V <sub>IH</sub>     | Logic "1" input voltage                                       | 2.5  | _    | _    |       |                                                 |
| V <sub>HYS-IH</sub> | Input voltage hysteresis                                      | 0.8  | _    | _    |       |                                                 |
| $V_{ENL}$           | Logic "0" enable voltage                                      | _    | 1    | 0.8  |       |                                                 |
| $V_{ENH}$           | Logic "1" enable voltage                                      | 2.5  | 1    | ı    |       |                                                 |
| $V_{HYS-EN}$        | Enable voltage hysteresis                                     | 0.8  | 1    | ı    |       |                                                 |
| ROH                 | Source output resistance                                      |      | -    | 450  | m0    | Ta = +25°C                                      |
| ROL                 | Sink output resistance                                        | _    | 1    | 450  | mΩ    | 1a - +25 C                                      |
| VOH                 | Output high level voltage (V <sub>cc</sub> – V <sub>o</sub> ) | _    | -    | 450  | 201/  | Ta = +25°C,                                     |
| VOL                 | Output low level voltage V <sub>0</sub>                       | _    | _    | 450  | mV    | $I_0 = 100 \text{ mA}$                          |
| I <sub>IN+</sub>    | Logic "1" input bias current                                  | _    | 25   | 50   | μΑ    | $V_{IN} = 5 \text{ V}, V_{CC} = 15 \text{ V}$   |
| I <sub>IN-</sub>    | Logic "0" input bias current                                  | _    | 1    | 1    |       | $V_{IN} = 0 \text{ V}, V_{CC} = 15 \text{ V}$   |
| I <sub>QCC</sub>    | Quiescent supply current                                      | 0.5  | 1.2  | 2.4  | mA    | V <sub>CC</sub> = 15 V, INA & INB not switching |
| $V_{CCUV+}$         | Vcc supply undervoltage turn on threshold                     | 10.5 | 11.5 | 12.6 | V     |                                                 |
| V <sub>CCUV</sub> - | Vcc supply undervoltage turn off threshold                    |      | 10.0 | 11.0 |       |                                                 |
| V <sub>CCUVH</sub>  | Vcc supply undervoltage lockout hysteresis                    | _    | 1.5  | _    |       |                                                 |
| I <sub>0+</sub>     | Output sourcing short circuit pulsed current                  |      | 10   |      | ^     | V <sub>cc</sub> = 15 V                          |
| I <sub>0-</sub>     | Output sinking short circuit pulsed current                   | _    | 10   | _    | Α     | PW ≤ 10 μs                                      |

### 4.4 Dynamic electrical characteristics

Unless otherwise noted, these specifications apply for an operating junction temperature range of Ta =  $25^{\circ}$ C with bias conditions of  $V_{CC}$  = 15 V,  $C_L$  = 4700 pF. Refer to Figure T2 for switching time definition and to Figure T3 for switching time test circuit.

Table 6Dynamic electrical characteristics

| Symbol              | Definition                        | Min | Тур | Max | Units | Test Conditions     |  |
|---------------------|-----------------------------------|-----|-----|-----|-------|---------------------|--|
| ton                 | Turn-on propagation delay         | _   | 1   | 40  |       |                     |  |
| t <sub>off</sub>    | Turn-off propagation delay        | _   | _   | 55  |       |                     |  |
| t <sub>on-en</sub>  | Enable turn-on propagation delay  | _   | 1   | 40  | nc    | $C_{BP} = 10 \mu F$ |  |
| t <sub>off-en</sub> | Enable turn-off propagation delay | _   | _   | 55  | ns    |                     |  |
| t <sub>r</sub>      | Turn-on rise time                 | _   | _   | 33  |       |                     |  |
| t <sub>f</sub>      | Turn-off fall time                | _   | _   | 33  |       |                     |  |



## 5 Application information and additional details

Information regarding the following topics is included as subsections within this section of the datasheet.

- Gate driver
- Bridge tied gate transformer driver (BT-GTD)
- Driving circuitry design: thermal considerations
- Bias and transient conditions
- System functionality with improved thermal behavior
- Square input pulse distortion
- Bypass capacitor
- Additional information

### 5.1 Gate driver

The 2ED24427N01F is a high current gate driver for single ended applications. Due to its very high output current and low thermal resistance vs. pcb, it is capable to drive Mosfets with very large input capacitance at frequencies up to fsw = 200 kHz or higher without the need of negative supply. The following Figure 4 shows the typical application schematic:



Figure 4 Typical gate driver application

Rg values have to be selected based on the requested tr and tf of the application and may vary between  $2.5\,\Omega$  and  $20\,\Omega$ , while the input capacitance of the fets can go up to  $20\,nF$  or more depending on the switching frequency. Since the very high peak output current, the bypass capacitor Cpb has to be mounted in the close proximity of the Vcc and COM pins and a ceramic type with low ESR has to be chosen.

## 5.2 Bridge tied gate transformer driver (BT-GTD)

This is a popular configuration that allows driving high side fets using a low side gate driver, the Figure 5 shows the typical schematic for a single fet drive:



Figure 5 Bridge tied gate driver configuration

In this configuration the gate transformer parameters have a very important role, most manufacturers indicate the following in their datasheets:

### 10 A dual-channel low-side gate driver IC



• V\*µs ratings: this factor must be respected, in bipolar drive application (like the one shown in Figure 5) a maximum of up to twice that parameter is still acceptable for most manufacturers, this factor then must be chosen accordingly to the following formula:

$$V * \mu s \ rating \ (*\ 2) \ge \frac{Vprim*\delta}{fsw} \tag{1}$$

where Vprim is the voltage applied to the primary,  $\delta$  is the duty cycle and fsw the switching frequency of the application.

- N, turns ratio: usually 1:1, in some cases 1:2 or 1:1:1 (dual driver) this determines the voltage ratio between primary and secondary.
- Lp, primary inductance: this value determines the magnetizing inductance as follows:

$$Lm = Lp * K (2)$$

where K is the coupling factor between primary and secondary windings.

• LLK, leakage inductance: this parameter, usually indicated at primary, is equal to:

$$L_{LK} = Lp * (1 - K) \tag{3}$$

The higher Lm is, the lower is the magnetizing current flowing into the transformer and consequent power losses into the driver. On the other hand the lower  $L_{LK}$  is, the lower and shorter will be the ringing of the secondary LC network created by  $L_{LK}$ , and Ciss of the fet, damped by Rgss and much lower overshot will appear on the Vgs across the Fet during transition. Then a too high Lm requires a very good mechanical construction of the gate transformer to achieve high K and consequent low  $L_{LK}$ .

In a gate driver application running in the range of 50 kHz-200 kHz and using the 2ED24427N01F, a good choice is usually a Lm between 300  $\mu$ H and 2 mH and a L<sub>LK</sub> < 1 $\mu$ H. This translate for the formula (2) and (3) above in a coupling factor K between 0.9940 and 0.9995

For good operation and to reduce unneeded power losses into the 2ED24427N01F driver, the magnetizing current has to be kept  $I_{LM} < 0.5$  A, from this then derives a minimum Lm to be calculated as follows:

$$Lm_{min} = \frac{Vg}{0.5} * \frac{\delta}{fsw} \tag{4}$$

Where Vg is the gate driving voltage of the Fet

Figure 6 shows a good design waveform obtained with the following parameters: Vg = +/-15 V,  $L_{K} = 400 \text{ }\mu\text{H}$ ,  $L_{LK} = 0.4 \text{ }\mu\text{H}$ , N = 1, fsw = 100 kHz,  $Ciss_{FET} = 10 \text{ nF}$ ,  $Rg,ps = 3\Omega$ ,  $Rg,ss = 4\Omega$ , and  $Cdec = 1 \text{ }\mu\text{F}$ 

Cdec is the AC coupling capacitor needed to reset the driver transformer flux, its value has to be calculated in a way that the voltage across it can be considered constant during normal operation. The higher the fsw the smaller will be Cdec. A ceramic capacitor is normally used.





Figure 6 Bridge Tied Gate Driver waveforms

The waveforms in Figure 6 show that:

- The lower LLK is, the lower and shorter is the ringing on the Fets gate voltage, particular care must be paid to guarantee that the max Vgs voltage of the Fet is not exceeded during operation.
- The lower L<sub>LK</sub> is, the shorter the propagation delay is from the driver to the gate of the Fet and the higher the peak current is into its gate.
- The higher Lm is, the lower I<sub>LM</sub> is; at the primary side the gate peak current, summed to ILM, constitute the total current flowing out of the gate driver.



### 5.3 Driving circuitry design: thermal considerations

The following design example shows how to get a proper design of the gate driving circuitry considering the following target application data:

- Switching frequency 150 kHz
- Load capacitance range [10-100] nF
- Supply voltage Vcc = 12 V

The switching losses due to the charge/discharge of the capacitive load CL represent the main component of the IC power dissipation. These losses are proportionally shared between the IC output resistance and the external gate resistance Rg.

As a consequence the thermal behavior of the IC, with the constraint of a maximum junction temperature equal to 150°C, is one of the key points in dimensioning the system parameters. 0 shows the power that is dissipated inside the IC as a function of load capacitance CL. The external resistance Rg has been chosen in order to keep the product RL\*Cg as constant and equal to 300 ns (refer to Figure 4 for switching circuit schematic).

For a given parameter sizing the value of Pow allows to calculate the junction temperature Tj as:

$$T_I = T_A + Pow * R_{th-IA} \tag{5}$$

Where T<sub>A</sub> is the ambient temperature and R<sub>thJA</sub> is the junction to ambient thermal resistance.



Figure 7 Simulated IC power dissipation as a function of load capacitance.

### 5.4 Bias and transient conditions

The input pins of the IC are protected by ESD events with the circuitry shown into —"Functional block diagram" section at par. Input/Output/Enable Pin Equivalent Circuit Diagrams. This shows that an ESD diode is placed in between each of these pins and Vcc.

In case Vcc voltage will be lower than one of the voltage applied to these pins the diode will conduct. Because of its power dissipation the junction temperature will increase. In order to avoid dangerous working conditions it is recommended to keep the Vcc voltage always higher or equal to the INA/INB/Enable pin voltages; it is remind that input voltage must respect the defined absolute maximum rating limits.



### 5.5 System functionality with improved thermal behavior

The PG-DSO8-900 package is characterized by a metal thermal pad whose functionality is to reduce the junction to case thermal resistance. In order to better exploit this feature it is necessary to reduce as much as possible the thermal pad to PCB thermal resistance (RthTP-PCB in 0).

Two possible ways are suggested:

- a. Foresee a footprint on layout that allows to solder the thermal pad to the PCB.
- b. Use thermal material filling the air gap in between the thermal pad and the PCB.



Figure 8 Steady state equivalent thermal circuit

### 5.6 Square input pulse distortion

The following chapter provides a characterization of pulse width distortion. This is defined as the ratio between the output pulse width with respect to input pulse width. Characterization is done with no load on OUTA and OUTB and it is applicable to both INA, INB and EN input pulses.

Figure 9 and Figure 10 show the output pulse length with respect to input pulse length. In particular, Figure 10 describes the pulse distortion in case of a short turn-on input pulse (e.g. low duty cycle condition); while Figure 11 shows the pulse distortion in case of a turn-off input pulse (e.g. high duty cycle condition).



Figure 9 Output pulse distortion in case of a short turn-on input pulse





Figure 10 Output pulse distortion in case of a short turn-off input pulse

## 5.7 Bypass capacitor

The bypass capacitor stores an electrical charge that is released to the power line whenever a transient voltage spike occurs. It provides a low-impedance supply source and it minimizes the noise generated by the switching of the outputs. It is recommended to place the bypass capacitor as close as possible to the gate driver in order to improve its effectiveness by reducing the effect of parasitic inductance of PCB lines.

The value of bypass capacitor is related to:

- a. The current that the gate driver has to provide to the OUTA/B loads during turn-on switching condition;
- b. The speed at which the output pin is driven;
- c. The maximum allowed drop on power supply pins.

For instance, if it considered that outputs OUTA and OUTB provide 6 A source current with 20 ns rise time and the maximum wished drop on VCC pin is 0.1 V, then the bypass capacitance can be calculated as:

$$C = n * I \frac{\Delta T}{\Delta V} = 2 * 6 A \frac{20 \text{ ns}}{0.1 \text{ V}} = 2.4 \text{ } \mu\text{F}$$
(6)

### 5.8 Additional Details



Figure 11 Input/output Timing Diagram





Figure 12 Switching Time Waveform Definitions



Figure 13 Switching time test circuit and test conditions



Figure 14 Input/Output/Enable pin equivalent circuit diagrams



# **6** Qualification information

| Qualification level        |                      | Industrial 1)                                              |  |  |
|----------------------------|----------------------|------------------------------------------------------------|--|--|
|                            |                      | Comments: This family of ICs has passed JEDEC's Industrial |  |  |
|                            |                      | qualification. Consumer qualification level is granted by  |  |  |
|                            |                      | extension of the higher Industrial level.                  |  |  |
| Moisture sensitivity level |                      | MSL3 <sup>2)</sup> 260°C                                   |  |  |
|                            |                      | (per JEDEC standard J-STD-020)                             |  |  |
|                            | Charged device model | 1000 V (Class C3)                                          |  |  |
| ESD                        | Charged device model | (per ANSI/ESDA/JEDEC standard JS-002)                      |  |  |
| E3D                        | Human hady madal     | 2 kV                                                       |  |  |
| Human body model           |                      | (per ANSI/ESDA/JEDEC standard JS-001)                      |  |  |
| IC latch-up test           |                      | Class II, Level A                                          |  |  |
|                            |                      | (per JESD78)                                               |  |  |
| RoHS compliant             |                      | Yes                                                        |  |  |

- 1) Higher qualification ratings may be available should the user have such requirements. Please contact your Infineon sales representative for further information.
- 2) Higher MSL ratings may be available for the specific package types listed here. Please contact your Infineon sales representative for further information.



# 7 Package details



Figure 15 8 - Lead Power Pad DSO (2ED24427N01F)



## 7.1 Tape and reel details: PG-DSO8-900



Figure 16 Tape and reel details

## 7.2 Part marking information



Figure 17 Marking information PG-DSO-900 (Power Pad-DSO-8)



# 8 Related products

| Channels | Typ. gate<br>drive<br>(Io+/Io-) | Part<br>number | Max<br>supply<br>voltage | UVLO<br>(on/off) | Typ. prop.<br>delay<br>(on/off) | Logic                                                        | Package options |
|----------|---------------------------------|----------------|--------------------------|------------------|---------------------------------|--------------------------------------------------------------|-----------------|
|          | Α                               |                | V                        | V                | ns                              |                                                              |                 |
|          | 0.3 / 0.5                       | IR44252L       | 20                       | 5 / 4.15         | 50 / 50                         | Single non-inverting channel Dual OUT pins                   | SOT23-5L        |
|          |                                 | IRS44273L      | 25                       | 10.2 / 9.2       | 50 / 50                         | Single non-inverting channel Dual OUT pins                   | SOT23-5L        |
|          | 1.5 / 1.5                       | IR44273L       | 20                       | 5 / 4.15         | 50 / 50                         | Single non-inverting channel Dual OUT pins                   | SOT23-5L        |
| 1        |                                 | IR44272L       | 20                       | 5 / 4.15         | 50 / 50                         | Single non-inverting channel ENABLE                          | SOT23-5L        |
|          | 0.8 / 1.75                      | 1ED44176       | 25                       | 11.9/11.4        | 50 / 50                         | Single non-inverting channel OCP (+CS), fault out and ENABLE | PG-DSO-8        |
|          | 26/26                           | 1ED44175       | 25                       | 11.9/11          | 50 / 50                         | Single non-inverting channel OCP, fault out and ENABLE       | PG-SOT23-6-2    |
|          | 2.6 / 2.6                       | 1ED44173       | 25                       | 8 / 7.3          | 34 / 34                         | Single non-inverting channel OCP, fault out and ENABLE       | PG-SOT23-6-2    |
|          |                                 | IRS4426S       | 25                       |                  | 50 / 50                         | Dual inverting channels                                      | SOIC-8L         |
| 2        | 22/22                           | IRS44262S      | 20                       | 10.2 / 9.2       | 50 / 50                         | Dual inverting channels                                      | SOIC-8L         |
|          | 2.3 / 3.3                       | IRS4427S       | 25                       |                  | 50 / 50                         | Dual non-inverting channels                                  | SOIC-8L         |
|          |                                 | IRS4428S       | 25                       |                  | 50 / 50                         | Single inverting channel Single non-inverting channel        | SOIC-8L         |



### 9 Additional documentation and resources

Several technical documents related to the use of HVICs are available at <a href="www.infineon.com">www.infineon.com</a>; use the Site Search function and the document number to quickly locate them. Below is a short list of some of these documents.

**Application Notes:** 

**Use Gate Charge to Design the Gate Drive Circuit for Power MOSFETs and IGBTs** 

### 9.1 Infineon online forum resources

The Gate Driver Forum is live at Infineon Forums (<a href="www.infineonforums.com">www.infineonforums.com</a>). This online forum is where the Infineon gate driver IC community comes to the assistance of our customers to provide technical guidance – how to use gate drivers ICs, existing and new gate driver information, application information, availability of demo boards, online training materials for over 500 gate driver ICs. The Gate Driver Forum also serves as a repository of FAQs where the user can review solutions to common or specific issues faced in similar applications.

Register online at the Gate Driver Forum and learn the nuances of efficiently driving a power switch in any given power electronic application.



# 10 Revision history

| Document version | Date of release   | Description of changes |
|------------------|-------------------|------------------------|
| 2.00             | November 10, 2019 | Final Datasheet        |
|                  |                   |                        |

#### Trademarks

 $All\ referenced\ product\ or\ service\ names\ and\ trademarks\ are\ the\ property\ of\ their\ respective\ owners.$ 

Edition 2019-09-12
Published by
Infineon Technologies AG
81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email: erratum@infineon.com

Document reference

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal iniury.